# Bipolar Junction Transistor (BJT)

### Dr Mohammad Abdur Rashid



Dr Rashid, 2023

# **Bipolar Junction Transistor**



BJT was invented in 1947

Nobel Prize in 1956



Dr. William Shockley (seated); Dr. John Bardeen (left); Dr. Walter H. Brattain.



### Vacuum tube and transistor







### Antique radio









### Transistor showing the three doped regions





### Cross sectional view of npn transistor





### **Transistor Biasing**



# Transistor specification sheet

#### MAXIMUM RATINGS

| Rating                                                                       | Symbol                           | 2N4123      | Unit       |
|------------------------------------------------------------------------------|----------------------------------|-------------|------------|
| Collector-Emitter Voltage                                                    | V <sub>CEO</sub>                 | 30          | Vdc        |
| Collector-Base Voltage                                                       | V <sub>CBO</sub>                 | 40          | Vdc        |
| Emitter-Base Voltage                                                         | V <sub>EBO</sub>                 | 5.0         | Vdc        |
| Collector Current – Continuous                                               | I <sub>C</sub>                   | 200         | mAdc       |
| Total Device Dissipation @ $T_A = 25^{\circ}C$<br>Derate above $25^{\circ}C$ | P <sub>D</sub>                   | 625<br>5.0  | mW<br>mW°C |
| Operating and Storage Junction<br>Temperature Range                          | T <sub>j</sub> ,T <sub>stg</sub> | -55 to +150 | °C         |

#### THERMAL CHARACTERISTICS

| Characteristic                          | Symbol          | Max  | Unit |
|-----------------------------------------|-----------------|------|------|
| Thermal Resistance, Junction to Case    | $R_{\theta JC}$ | 83.3 | °C W |
| Thermal Resistance, Junction to Ambient | $R_{	heta JA}$  | 200  | °C W |





### AMD Ryzen<sup>™</sup> 9 3900X



| Cores                                | 12            |  |  |
|--------------------------------------|---------------|--|--|
| Threads                              | 24            |  |  |
| Transistors                          | 19.2 billions |  |  |
| Dimensions 1.57 x 1.57 x 0.24 inches |               |  |  |
| Weight                               | 45.1 g        |  |  |
| Released                             | July 7, 2019  |  |  |



# Integrated Circuit (IC)

An Integrated circuit (IC) is an array of electronic circuits that has been diffused normally onto a silicon chip. The positive impact of integrated circuits is evident in the pace of technology advancement. Almost all electronic devices have been using ICs to build miniature circuits that is cost effective and energy efficient.





# Common IC fabrication processes

- Lithography
- Etching
- Deposition
- Chemical Mechanical Polishing
- Oxidation
- Ion Implantation
- Diffusion



# Lithography

A method that uses ultraviolet light to expose IC pattern onto the wafer surface. Though other types of IC lithography exist having similar principles and processes, such as ion beam, electron beam, and xray lithography.





# Etching

It is an important process module that selectively removes unwanted material from the surface of the wafer. The pattern of the photo-resist is transferred to the wafer by means of etching agents.





## Deposition

It is a general procedure of forming a layer of material on the surface. Films of the various materials are applied on the wafer. The two kind of deposition used are physical vapor deposition (PVD) and chemical vapor deposition (CVD).





### **Chemical Mechanical Polishing**

It is a process of smoothing surfaces with the combination of chemical and mechanical forces. A planarization technique by applying a chemical slurry with etchant agents to the wafer surface.





One of the simplest steps in IC processing is thermal oxidation, the growth of a layer of silicon dioxide  $(SiO_2)$  on the substrate surface. Oxide forms due to the chemical reaction between oxygen in the ambient and silicon in the substrate. One of the reasons why silicon is widely used is because it oxidizes quite readily.





Ion implantation is the most important doping method because of the precise control it provides. It is the most widely used technique to introduce dopant impurities into semiconductor. The ionized particles are accelerated through an electrical field and targeted at the semiconductor wafer.



### Diffusion

It is the movement of impurity atoms in a semiconductor material at high temperatures. It is the method used to anneal bombardment-induced lattice defects after ion implantation or to introduce dopant atoms into silicon from a chemical vapor source.

However, diffusion can also be an unwanted parasitic effect, because it takes place during all high temperature process steps.







https://www.eeweb.com/ic-fabrication/

https://www.mepits.com/tutorial/384/vlsi/steps-for-ic-manufacturing

https://www.britannica.com/technology/integrated-circuit/Fabricating-ICs

https://www.youtube.com/watch?v=35jWSQXku74

https://www.youtube.com/watch?v=bor0qLifjz4

